#### Advanced Computer Architectures

(High Performance Processors and Systems)

## Computing Systems ... and other interesting things ;)

Politecnico di Milano

V1

Alessandro Verosimile <Alessandro.verosimile@polimi.it> Marco D. Santambrogio <marco.santambrogio@polimi.it>

#### ACA through other possibilities?



#### ACA Project Rules

- Project presented on Monday 12.5.2025
  - Where: ACA Class (T.1.1)
  - When: @ 2pm
  - What: Two tracks will be presented during the 12.5.25 class
- Teams and projects
  - Teams up 2 members
  - Each team has to pick/select one of the two tracks (share the decision via email to the instructors) – Deadline: 18.5.2025
  - Starting: May 12, 2025 Deadline: June 30, 2025
  - Each project will be presented to Prof. Santambrogio
    - The date will be discussed/agreed with him
    - It's an ACA **project**, **questions** wrt to all the ACA topics will be asked during the project presentation!

#### **ACA Exams**









TU QUANDO METTILYAPPELLO?"



#### MID-EVALUATIONS



AGA Pri







PRJ SUBMISSION



#### HPPS Project Rules

- Project presented on Friday 21.2.2025
  - Where: NECSTLab Meeting Room
  - When: @ 9am
- Teams and projects
  - No team (aka 1 project = 1 student)
  - The mapping will be done during the meeting @21.2.2025
  - Starting: Feb 21, 2025 Deadline: June 30, 2025
  - Each project will be presented to Prof. Santambrogio
    - The date will be discussed/agreed with him
    - It's an HPPS project, questions wrt to all the HPPS topics will be asked during the project presentation!

#### **ACA Exams**







**HPPS** 

**PROJECTS 21.2-30.6** 

@30.6



MID-EVALUATIONS



#### How To ACA

Let us know how you'll complete the ACA course

https://tinyurl.com/HowToACA2025

#### 

#### MAIL POLIGY...



Alessandro Verosimile alessandro.verosimile@polimi.it

#### MAIL POLIGY...

#### OVER THE WEEKEND





# MIDEOS: C1, C2 https://tinyurl.com/video-ACA-polimi

- Personal Mobile Device (PMD)
  - Emphasis on energy efficiency and real-time

- Personal Mobile Device (PMD)
  - Emphasis on energy efficiency and real-time
- Desktop Computing
  - Emphasis on price-performance

- Personal Mobile Device (PMD)
  - Emphasis on energy efficiency and real-time
- Desktop Computing
  - Emphasis on price-performance
- Servers
  - Emphasis on availability, scalability, throughput

- Personal Mobile Device (PMD)
  - Emphasis on energy efficiency and real-time
- Desktop Computing
  - Emphasis on price-performance
- Servers
  - Emphasis on availability, scalability, throughput
- Clusters / Warehouse Scale Computers Used for "SaaS"
  - Emphasis on availability and price-performance
  - Sub-class: Supercomputers, emphasis: floating-point performance and fast internal networks

- Personal Mobile Device (PMD)
  - Emphasis on energy efficiency and real-time
- Desktop Computing
  - Emphasis on price-performance
- Servers
  - Emphasis on availability, scalability, throughput
- Clusters / Warehouse Scale Computers Used for "SaaS"
  - Emphasis on availability and price-performance
  - Sub-class: Supercomputers, emphasis: floating-point performance and fast internal networks
- Embedded Computers
  - Emphasis: price

#### Issues as new opportunities

- Programming has become very difficult
  - Impossible to balance all constraints manually





#### Issues as new opportunities

- Programming has become very difficult
  - Impossible to balance all constraints manually
- More computational horse-power than ever before
  - Cores are free



## Overview of Factors Affecting Performance

- Algorithm complexity and data set
- Compiler
- Instruction set
- Available operations
- Operating system
- Clock rate
- Memory system performance
- I/O system performance and overhead

# ONLINE GLASSES https://tinyurl.com/video-ACA-polimi MORE ON PERFORMANCE/COSTS VIDEOS: C1

#### "Traditional" Computation

- Software is written for serial computation
  - It has to be executed on a single computer having a single Central Processing Unit (CPU)
  - A problem is broken into a discrete series of instructions
    - Instructions are executed one after another
  - Only one instruction may execute at any moment in time



#### The Program...

• • •

$$k=b+c+d;$$

• • •



#### Breaking down performance

- A program is broken into instructions
  - Hardware is aware of instructions not programs
- At lower level hardware breaks instructions into clock cycles
  - Lower level state machines change state every cycle

• • •

• • •









| •••  | ••• ••• |             |
|------|---------|-------------|
| 0789 | load    | R02,4000    |
| 0790 | load    | R03,4004    |
| 0791 | add     | R01,R02,R03 |
| 0792 | load    | R02,4008    |
| 0793 | add     | R01,R01,R02 |
| 0794 | store   | R01,4000    |
| •••  | ••• ••• |             |



| •••  | ••• ••• |             |
|------|---------|-------------|
| 0789 | load    | R02,4000    |
| 0790 | load    | R03,4004    |
| 0791 | add     | R01,R02,R03 |
| 0792 | load    | R02,4008    |
| 0793 | add     | R01,R01,R02 |
| 0794 | store   | R01,4000    |
| •••  | ••• ••• |             |



| •••  | ••• ••• |             |
|------|---------|-------------|
| 0789 | load    | R02,4000    |
| 0790 | load    | R03,4004    |
| 0791 | add     | R01,R02,R03 |
| 0792 | load    | R02,4008    |
| 0793 | add     | R01,R01,R02 |
| 0794 | store   | R01,4000    |
| •••  | ••• ••• |             |



| •••  | ••• ••• |             |
|------|---------|-------------|
| 0789 | load    | R02,4000    |
| 0790 | load    | R03,4004    |
| 0791 | add     | R01,R02,R03 |
| 0792 | load    | R02,4008    |
| 0793 | add     | R01,R01,R02 |
| 0794 | store   | R01,4000    |
| •••  | •••     |             |



| •••  | ••• ••• |             |
|------|---------|-------------|
| 0789 | load    | R02,4000    |
| 0790 | load    | R03,4004    |
| 0791 | add     | R01,R02,R03 |
| 0792 | load    | R02,4008    |
| 0793 | add     | R01,R01,R02 |
| 0794 | store   | R01,4000    |
| •••  | ••• ••• |             |



| •••                                 | ••• ••• |                      |
|-------------------------------------|---------|----------------------|
| 0789                                | load    | R02,4000             |
| 0790                                | load    | R03,4004             |
| 0791                                | add     | R01,R02,R03          |
|                                     |         |                      |
| 0792                                | load    | R02,4008             |
| <ul><li>0792</li><li>0793</li></ul> | load    | R02,4008 R01,R01,R02 |
| <del>-</del>                        | add     |                      |



# Computing Infrastructure



Starting scenario



#### Read Instruction 0789



#### Exe Instruction 0789



#### Read instruction 0790 Memory **CPU Control Unit** Data path Reading load R02,4000 Instruction load R03344004 **ALU** 0790 **PSW** add R01,R02,R03 0791 load R02,4008 0792 add R01,R01,R02 0793 Registri IR store R01,4000 0794 load R02,4000 R05 PC R04 R03 0790 + 11492 4000 1492 R02 1918 4004 4008 2006 R01 R00 Contro bus Data Bus

#### Exe Instruction 0790



#### Read Instruction 0791



#### Exe Instruction 0791



#### Read Instruction 0792



#### Exe Instruction 0792



#### Read Instruction 0793



#### Exe Instruction 0793



#### Read Instruction 0794



# Exe Instruction 0794



#### Execution of MIPS Instructions

ALU Instructions: op \$x,\$y,\$z

| Instr. Fetch  | Read of Source    | ALU OP       | Write Back of      |
|---------------|-------------------|--------------|--------------------|
| &. PC Increm. | Regs. \$y and \$z | (\$y op \$z) | Destinat. Reg. \$x |

Load Instructions: lw \$x,offset(\$y)

| Instr. Fetch | Read of Base | ALU Op.      | Read Mem.     | Write Back of      |
|--------------|--------------|--------------|---------------|--------------------|
| & PC Increm. | Reg. \$y     | (\$y+offset) | M(\$y+offset) | Destinat. Reg. \$x |

Store Instructions: sw \$x,offset(\$y)

| Instr. Fetch | Read of Base Reg. | ALU Op.      | Write Mem.    |
|--------------|-------------------|--------------|---------------|
| & PC Increm. | \$y & Source \$x  | (\$y+offset) | M(\$y+offset) |

Conditional Branch: beq \$x,\$y,offset

| Instr. Fetch | Read of Source    | ALU Op. (\$x-\$y) | Write |
|--------------|-------------------|-------------------|-------|
| & PC Increm. | Regs. \$x and \$y | & (PC+4+offset)   | PC    |

# MIPS Data path





# But the world is "parallel"

- Events are happening simultaneously
  - Many complex, interrelated events happening at the same time, yet within a sequence:
- Some examples:
  - Galaxy formation
  - Planetary movement
  - Tectonic plate drift
  - Rush hour traffic
  - Automobile assembly line
  - Building a space shuttle
  - Ordering a hamburger at the drive through



#### Parallelism? Which kind?



#### Parallelism? Which kind?





II MEM Time

2 ns

















# ONLINE GLASSES

# https://tinyurl.com/video-ACA-polimi

MORE ON PIPELINING, CONFLICTS/HAZARDS

VIDEOS: C2

#### Parallelism? Which kind?



# Parallel programming

- Explicit parallelism implies structuring the applications into concurrent and communicating tasks
- Operating systems offer support for different types of tasks. The most important and frequent are:
  - processes
  - threads
- The operating systems implement multitasking differently based on the characteristics of the processor:
  - single core
  - single core with reading support

#### Process/Thread



one process one thread

= Instruction trace

# Multithreaded Categories



\_\_\_ Idle slot

# Multiplicity of processes



one process one thread



one thread per process

# Multithreaded Categories





# Parallel programming

- Explicit parallelism implies structuring the applications into concurrent and communicating tasks
- Operating systems offer support for different types of tasks. The most important and frequent are:
  - processes
  - threads
- The operating systems implement multitasking differently based on the characteristics of the processor:
  - single core
  - single core with multithreading support
  - multicore



# Multiplicity of threads



one process one thread



one process multiple threads

= instruction trace

### Multiplicity of processes/threads



= instruction trace

# Thread-level parallelism (TLP)

- Fine grained multithreading
  - Switches from one thread to the other at each instruction

     the execution of more threads is interleaved (often the switching is performed taking turns, skipping one thread if there is a stall)
  - The CPU must be able to change thread at every clock cycle. It is necessary to duplicated the hardware resources.



### Fine grained multithreading

 Advantage is it can hide both short and long stalls, since instructions from other threads executed when one thread stalls

 Disadvantage is it slows down execution of individual threads, since a thread ready to execute without stalls will be delayed by instructions from other threads

### Thread-level parallelism (TLP)

- Fine grained multithreading
  - Switches from one thread to the other at each instruction
     the execution of more threads is interleaved (often the switching is performed taking turns, skipping one thread if there is a stall)
  - The CPU must be able to change thread at every clock cycle. It is necessary to duplicated the hardware resources.
- Coarse grained multithreading
  - switching from one thread to another occurs only when there are long stalls – e.g., for a miss on the second level cache.
  - Two threads share many system resources (e.g., architectural registers), the switching from one thread to the next requires different clock cycles to save the context.



### Coarse grained multithreading

- Advantage: in normal conditions the single thread is not slowed down
  - Relieves need to have very fast thread-switching
  - Doesn't slow down thread, since instructions from other threads issued only when the thread encounters a costly stall
- Disadvantage: for short stalls it does not reduce the throughput loss – the CPU starts the execution of instructions that belonged to a single thread, when there is one stall it is necessary to empty the pipeline before starting the new thread

#### Do both ILP and TLP?

- TLP and ILP exploit two different kinds of parallel structure in a program
- Could a processor oriented at ILP to exploit TLP?
  - functional units are often idle in data path designed for ILP because of either stalls or dependences in the code
- Could the TLP be used as a source of independent instructions that might keep the processor busy during stalls?
- Could TLP be used to employ the functional units that would otherwise lie idle when insufficient ILP exists?

#### Simultaneous Multithreading (SMT)

- The system can be dynamically adapted to the environment, allowing (if possible) the execution of instructions from each thread, and allowing that the instructions of a single thread used all functional units if the other thread incurs in a long latency event.
- More threads use the issues possibilities of the CPU at each cycle; ideally, the exploitation of the issues availabilities is limited only by the unbalance between resources requests and availabilities.



#### What now?

- Difficult to increase performance and clock frequency of the single core
- Deep pipeline:
  - Heat dissipation problems
  - Speed light transmission problems in wires
  - Difficulties in design and verification
  - Requirement of very large design groups
- Many new applications are multi-threaded

### Parallel programming

- Explicit parallelism implies structuring the applications into concurrent and communicating tasks
- Operating systems offer support for different types of tasks. The most important and frequent are:
  - processes
  - threads
- The operating systems implement multitasking differently based on the characteristics of the processor:
  - single core
  - single core with multithreading support
  - multicore



## Flynn Taxonomy (1966)

- SISD Single Instruction Single Data
  - Uniprocessor systems
- MISD Multiple Instruction Single Data
  - No practical configuration and no commercial systems
- SIMD Single Instruction Multiple Data
  - Simple programming model, low overhead, flexibility, custom integrated circuits
- MIMD Multiple Instruction Multiple Data
  - Scalable, fault tolerant, off-the-shelf micros

#### Workloads are dynamic

- On a mobile phone:
  - Phone calls
  - Short message service
  - Web browsing
  - Audio/video playing
  - Gaming

Generally short execution times, low amount of processed data, actually no QoS requirements or not-challenging ones

Generally considerable amount of data to be processed with specific throughputs to be fulfilled, high demanding elaborations











# WAS IT CRISTAL CLEAR?



# WAS IT CRISTAL CLEAR?



# WAS IT CRISTAL CLEAR?



F\*\*\*\* NOT AS TRASH TALKING BUT AS, TECH TERM









Alessandro Verosimile < Alessandro.verosimile@polimi.it > Marco D. Santambrogio < marco.santambrogio@polimi.it >